Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Inverter and slewing

Status
Not open for further replies.

parkpika

Junior Member level 3
Joined
Jun 18, 2013
Messages
26
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Location
parkpika
Activity points
183
Do CMOS inverters slew when presented with a sine wave input around Vdd/2?

What causes slewing in CMOS inverter? Does it slew because the gain is really high?
 

Slewing is how quickly a circuit can change its output voltage. Output capacitance can slow down slewing.
At Vdd/2 the gain of a Cmos inverter depends on its supply voltage. The gain is reduced at higher voltages because the two Mosfets load each other.
I showed a graph about it in your other thread so why did you make this new thread instead of continuing the other thread?
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top