Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

SOC initialization sequence

Status
Not open for further replies.
Well you want to garantee the power-up and the sequence till the processor(s) run(s), and with back-annotated timing, the result is more accurate, and with mix simulation (analog& digital) that's better also.
 
There has always been an argument on the necessity of gate-level simulation(GLS).

In theory, GLS is not needed AS LONG AS the logic "AND" of the following items is TRUE:
1) constraint files are extremely carefully designed and reviewed, and no constraint is either missing or loosened.
2) STA result is satisfactory, namely PT/PTSI(or the same kind of tool, like goldtime) is used to sign-off without timing violation.
3) Functional verification coverage is high enough(as to how high it should be, it depends on companies/teams).
As we can see, the above items are sometimes hard to achieve. For example, how do you guarantee item 1) for a complex chip design in scale of 50M-100M gates, with many clock domains? Therefore, if time permitted, GLS is usually preferred just to "gain some confidence" for the design to be taped out.
Another uncertainty is that power-gating related flow does not support functional-level simulation, cause some isolation cells don't even exist before post-layout. Hence GLS is employed sometime for power-gating flow check, although current power-gating supports from EDA vendors are not mature enough for some type of GLS.
 
Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top