Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

[SOLVED] chipscope PRO analyzer: waiting for ARM to load as slow or stopped clocks

Status
Not open for further replies.

asicdesigner2014

Newbie level 2
Joined
Feb 21, 2014
Messages
2
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
15
chipscope PRO analyzer: Waiting for Core to be armed, slow or stopped clock

Hi
I'm trying to observe signals on waveform window in chipscope pro analyzer for viretex 7 FPGA on VC707 board. I get the message that "Waiting for Core to be armed, slow or stopped clock".
FYI, I've hooked up the design clock port *clk_BUFGP onto board ocsillator 200mhz SYSCLK_P pin at FPGA pin E19 . I have set the trigger port as the Reset signal of my design which I've connected to user DIP switch SW2 and set the clock, reset on data ports for observation in waveform.
Kindly advise how to resolve the above error message and how to view 200Mhz system clock in waveform
Thanks
 
Last edited:

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top