Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

multiple reset polarities in a design

Status
Not open for further replies.

nitint08

Member level 2
Joined
Aug 19, 2011
Messages
50
Helped
17
Reputation
32
Reaction score
16
Trophy points
1,288
Location
Delhi,India
Activity points
1,696
I have few doubts on reset-polarity. Please share your thoughts.
1. Can there be multiple polarities of reset feasible in a design?
2. If Flop (F1) output is reaching another Flop (F2) via a inverter, will such situation be consider as design with multiple reset-polarity.
assuming reset as active high, on reset, flop is cleared (Q=0). Since the output is fed to another Flop reset which also
also get cleared.
But in normal operation, Data is moved ahead and when F2 clear pin gets 1, it clears the Flop.
 

It's not clear-is the Q-output of F1 driving the reset input of F2?
 

yes, F1 output driving F2 reset via a inverter.

F1(Q1) ---> inverter ----> reset-of F2
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top