Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Meet vivado error in the bitgen phase

Status
Not open for further replies.

flypig

Newbie level 6
Joined
Feb 17, 2004
Messages
11
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
86
I meet one ViVADO error,
ERROR:[Drc 23-20] Rule violation (PDRC-133) SLICE_PairEqSame_B6B5_ERROR- Incompatible programming for SLICE_X283Y355. B6LUT and B5LUT must have a compatible equation,lower bits must be programmed the same.

It is so strange for me?

Anyone find the solution about it?:?:
 

I have also experienced this error. It happens during the final DRC before the bit file is generated. I am using Vivado 2013.1 targeting a K7 325 FFG900, did anyone ever figure this one out?

My design meets timing and is using two Xilinx cores, one of them is the purchased Tri-Mode Ethernet MAC core.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top