Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

gds 2 and fabrication

Status
Not open for further replies.

arun2011

Junior Member level 1
Joined
Feb 19, 2011
Messages
19
Helped
7
Reputation
14
Reaction score
7
Trophy points
1,283
Location
Korea
Activity points
1,390
Hi all
can anyone explain how our layout output(gds2) is used in chip fabrication process, wat i understood is our gds2 file is used to make layout on photomask, and it will b used to project into wafer coated with photoresist..is it correct..plz explain the detailed process.
Regards
Arun
 

Right, GDSII contains layout information. This information should be transferred on wafer to create IC. This is called pattern transfer. Pattern is transferred on wafer by means of lithography. It may be photo lithography, e-beam lithography, X-ray lithography. Photo lithography is commercially used lithography. Cost of other lithography techniques is very high that make them difficult to use commercially. But they can provide better resolution than photo lithography , means they can create smaller features. For lithography we need to create masks. In case of photo lithography it is called photo mask. GDSII used to create masks that are used for pattern transferring.
 
Hi
Thanks for your reply, its very helpful.
So from what you said and what i studied i am just concluding how our gds2 will be used for fabrication, if i am wrong please correct it.
Our layout in gds2 format will be first printed into the mask(photo mask in case of photolithography),(how it is printed not known for me) one layer at a time.Our wafer coated with this particular layer and on top of it a layer of photoresist(+) will b placed under the photomask.Then UV light is applied and the pattern can b formed in the wafer by process like ion implantation,etching..etc.

Please correct it if iam wrong or add more points..

Regards
Arun
 

For fabrication of a chip we requires a lot mask depending on number of steps. Each step requires a photo mask, as we require different patterns for different step. So different masks are required to crate different patterns. For example, in ion implantation a certain area of silicon is exposed rest of need to covered with oxide. gate oxide patterning require a separate mask...and so on..

How masks are made: https://www.utdallas.edu/~rar011300/LithographyProcess/PhotomaskMaking.pdf

If you are really interested in fabrication. I suggest you to read.
1. Microelectronics processing by W. Scot Ruska (Simple and Good)
2. VLSI fabrication principles by Soarb k. Ghandhi (Advanced)

If you have further queries or something I told which is not clear feel free to ask...
 
Hi,
Thanks for your reply , I ll go thro' the document and ll surely get back to you.

Thanks & Regards
Arun
 

There are extra steps between GDS and mask making:
- layer logic operations: the CAD layers undergo logic operations to generate the real mask layers
- OPC: optical proximity corrections involve very heavy computation to compensate for diffraction of light on the masks: the final mask look a lot different then the pattern you want on die
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top