Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

How to implimente a CDR (clock and data recovery) circuits.

Status
Not open for further replies.

dd2001

Full Member level 4
Joined
Apr 14, 2002
Messages
236
Helped
1
Reputation
2
Reaction score
1
Trophy points
1,298
Activity points
1,912
cdr clock

Any one know this topic? I aready know PLL, but how to apply PLL to it?
 

Basically the PLL is used to regenerate the clock from the data
stream. The clock is aligned with the center of the data patern,
so that the data can be deserialised. The data is generally scrambled
to insure there is a minimum transitions per unit of time to keep
the PLL locked.

If you do a search for SONET OC12 components you will find a lot
of doc relative to CDR.
 

I'm not sure if this is what you want.
 

sorry, a mistake!
 

and its codes!
 

Thanks both pf shell3 and vsop.

:oops: :oops: :oops: :oops: :oops:
 

use multi phase clock select data

use multi phase clock , & select "right" clock to fit "setup time "
usual let "sampling clk in middle of "in_data" "
 

Re: How to implimente a CDR (clock and data recovery) circui

cdr
youcan use pll
or dll
oversample
or
*n speed clock
 

Re: How to implimente a CDR (clock and data recovery) circui

you can use pll (with a ring osc for VCO) to generate multiple clocks

with different phase (for example 0, 45, 90, 135, 180, 225, 270, 315),

then use some algorithm to select appropriate phase clock to use.




dd2001 said:
Any one know this topic? I aready know PLL, but how to apply PLL to it?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top