Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Bit Error Ratio tester based on CPLD

Status
Not open for further replies.

wonka

Newbie level 4
Joined
Jan 6, 2007
Messages
7
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,431
Hi,

Please help me in working out the project:
This is about Bit Error Ratio tester design for RF module.
The design require building sequencer and receiver in one CPLD (device:MAX7000).
The sequencer transfer bit stream to the RF module as input data, on the other hand, the receiver get the output data from RF module and checkout the bit error rate. Of course the design is working in bit synchronization.
Can anyone provide any useful references or give the method of realization of some techniques about this desgin?

Thank you very much!!
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top