Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

DDR3 design bug and how to test

Status
Not open for further replies.

noisepic

Member level 3
Joined
Nov 2, 2012
Messages
66
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,286
Activity points
1,781
I met a problem in design and buc method for DDR3 signal. In the phase of design we follow matching length but the reality it is not the same as schematic due to:
- Bonding wire length
- manufacturing variations make matching length worse

Do you know design step to win DDR3! any tool support? both in schematic and hardware debug
 

A bit more info, what is your allowable skew...
Some IBIS data has bond wire lengths in.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top