Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

how to calculate Minimum and maximum path delay through xilinx timing analyzer?

Status
Not open for further replies.

deepthi.reddy.912

Newbie level 5
Joined
Apr 19, 2011
Messages
10
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,447
Hi,

I am doing a project on 4-tap FIR DA Filter. I am using Modelsim and Xilinx ISE 8.2i for that. I want to calculate the minimum and maximum combinational path delay of the specified Filter.

Please tell me how to measure them using xilinx timing analyzer? or by any other tools? And also I need to measure path delays also from each logic block in the design.

Kindly help.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top