Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

What is @ltium's equiv to Cadence's logical ALIAS symbol?

Status
Not open for further replies.

torinwalker

Newbie level 6
Joined
Jun 17, 2007
Messages
13
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,469
alias symbol

Cadence has a logical "alias" symbol that permits one to use multiple names for the same physical net. There are numerous uses of this symbol in a design I am referencing, and I would like to retain the original schematic design.

For example, a particular pin that returns current from a sensing loop is called BOOST_SENSE_N, but happens to be connected to ground via one of these alias symbols. In @ltium however, the net name is overidden with 'GND', which makes it more difficult to track when laying out the PCB. Each one also generates a compiler warning. This means I must review all the warnings, not just new ones, each time I make an edit. It slows me down, and increases the possibility of errors.

The only way I know to overcome this is to use a jumper (a zero-ohm resistor). This unfortunately invokes a physical component in the PCB layout. For obvious reasons, I am looking for a logical, rather than physical solution. I have also considered a virtual library component (two pins end-to-end for example), but it still requires manual placement and routing. A logical solution is the only way.

Any ideas?


Torin...
 

alias symbols

Altium doesn't have an equivalent to net alias. It does allow the use of a "Net Tie" which is a two pin component with a wire between the two pins. This specially defined symbol/component lets you connect two different named nets together without creating compiler or DRC errors. You can define it as a physical or just logical component by specifying BOM or non-BOM as the type.

I generally use two short length pins back-to-back. You set the Net Tie property in the schematic symbol and/or PCB footprint properties dialog where it says "type". It's mentioned in the help document TR0111.
 
Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top