Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

the density of VLSI -- in transistors or Gates

Status
Not open for further replies.

laseetha

Member level 4
Joined
May 9, 2007
Messages
76
Helped
4
Reputation
8
Reaction score
2
Trophy points
1,288
Activity points
1,702
how is the density of VLSI determined? in terms of Gates or Transistors?
 

Its thru Gate count
 

    laseetha

    Points: 2
    Helpful Answer Positive Rating
u r welcome
thanks for marking me as helped

well some more info to add
gate count is in terms of standard 2 input NAND gate and each 2 input NAND gate consists of 4 transistor

thus transistor count for any design who's gate count is known comes to 4 times gate count
 

    laseetha

    Points: 2
    Helpful Answer Positive Rating
Hi,

check the following thread which is on the same topic :)

Thanks,
sp3
 

oh sorry.. missed out in previous post..



Thanks,
sp3
 

    laseetha

    Points: 2
    Helpful Answer Positive Rating
The "gate count" of a chip is a largely meaningless metric that has been almost abandond by the industry. Sometimes it is used in marketing materials because its meaning is so vague that you can hide the true details of your chip while still quoting a number.

The most accurate and meaningful metric for density is the number of transistors on the chip area. This is used to evaluate the processing technology that was required to create the chip.

But when talking about design effort, the number of placeable instances or the % utilization (cell area/ core area) is the more popular and meaningful metric. The reason is that for a place-and-route tools a RAM, for example, is just one object to place. A FF is one object, a PLL is one object. It doesn't matter that the RAM has a million transistors, nobody designs digital chips at the transistor level.

Natg9's idea that a gate contains exactly 4 transistors and that there is a strict equivalence between gate count and transistor count may be true in some academic text book, but is never applied that way in reality. Gate count is a deliberately vague number that everybody interprets differently. It had more validity in the early days of ASIC design, but now - if it is used at all - it is used to conceal rather than reveal information.
 

    laseetha

    Points: 2
    Helpful Answer Positive Rating
really great the idea u have given
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top