Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Recent content by nari reddy

  1. N

    How to increase the dc gain of folded cascode ota in 90nm Cmos process??

    HI i am new to the analog based circuit design.. I have been designing folded cascode OTA for 9-bit 200MSPS pipeline ADC in 90nm CMOS technology with the following specifications power supply =1v dc gain= 62db unity gain b/w =1.162Ghz phase margin =68.38deg But when i simulate the following ota...
  2. N

    Can somebody help me in designing dynamic comparator for pipeline ADC

    hi i am a beginner in analog circuit design.. I am designing a dynamic comparator for pipeline ADC in 90nm Cmos technology shown in the figure.. 1.8V supply voltage(Vcm=0.9V).. This dynamic comparator is to be designed for 2.5 bits flash sub-ADC.. I have several questions.. 1) How to choose...

Part and Inventory Search

Back
Top