Project : | Design01 |
Build Time : | 05/09/24 13:42:20 |
Device : | CY8C5868AXI-LP035 |
Temperature : | -40C - 85/125C |
VDDA : | 5.00 |
VDDABUF : | 5.00 |
VDDD : | 5.00 |
VDDIO0 : | 5.00 |
VDDIO1 : | 5.00 |
VDDIO2 : | 5.00 |
VDDIO3 : | 5.00 |
VUSB : | 5.00 |
Voltage : | 5.0 |
Clock | Domain | Nominal Frequency | Required Frequency | Maximum Frequency | Violation |
---|---|---|---|---|---|
Clock_1(routed) | Clock_1(routed) | 127.660 kHz | 127.660 kHz | N/A | |
CyILO | CyILO | 1.000 kHz | 1.000 kHz | N/A | |
CyIMO | CyIMO | 3.000 MHz | 3.000 MHz | N/A | |
CyMASTER_CLK | CyMASTER_CLK | 24.000 MHz | 24.000 MHz | N/A | |
CyBUS_CLK | CyMASTER_CLK | 24.000 MHz | 24.000 MHz | N/A | |
Clock_1 | CyMASTER_CLK | 127.660 kHz | 127.660 kHz | N/A | |
CyPLL_OUT | CyPLL_OUT | 24.000 MHz | 24.000 MHz | N/A |